CFP last date
20 May 2024
Reseach Article

Performance Analysis of 4-bit Flash ADC with Different Comparators Designed in 0.18um Technology

Published on December 2013 by A. Nandhini, M. Shanthi, M. C. Bhuvaneswari
International Conference on Innovations In Intelligent Instrumentation, Optimization and Electrical Sciences
Foundation of Computer Science USA
ICIIIOES - Number 5
December 2013
Authors: A. Nandhini, M. Shanthi, M. C. Bhuvaneswari
b4075b71-55d9-4199-80df-0ccef4889391

A. Nandhini, M. Shanthi, M. C. Bhuvaneswari . Performance Analysis of 4-bit Flash ADC with Different Comparators Designed in 0.18um Technology. International Conference on Innovations In Intelligent Instrumentation, Optimization and Electrical Sciences. ICIIIOES, 5 (December 2013), 1-5.

@article{
author = { A. Nandhini, M. Shanthi, M. C. Bhuvaneswari },
title = { Performance Analysis of 4-bit Flash ADC with Different Comparators Designed in 0.18um Technology },
journal = { International Conference on Innovations In Intelligent Instrumentation, Optimization and Electrical Sciences },
issue_date = { December 2013 },
volume = { ICIIIOES },
number = { 5 },
month = { December },
year = { 2013 },
issn = 0975-8887,
pages = { 1-5 },
numpages = 5,
url = { /proceedings/iciiioes/number5/14309-1490/ },
publisher = {Foundation of Computer Science (FCS), NY, USA},
address = {New York, USA}
}
%0 Proceeding Article
%1 International Conference on Innovations In Intelligent Instrumentation, Optimization and Electrical Sciences
%A A. Nandhini
%A M. Shanthi
%A M. C. Bhuvaneswari
%T Performance Analysis of 4-bit Flash ADC with Different Comparators Designed in 0.18um Technology
%J International Conference on Innovations In Intelligent Instrumentation, Optimization and Electrical Sciences
%@ 0975-8887
%V ICIIIOES
%N 5
%P 1-5
%D 2013
%I International Journal of Computer Applications
Abstract

This paper concerns the design of Flash type of Analog to Digital Converter (ADC) which is more likely to be used for high quality audio and video signals. It uses resistor ladder logic, comparator and encoder to convert the continuous input signal into binary form. Comparator, encoder circuits are designed using CMOS technology and its output response is obtained to meet the requirements. Comparators form the main element to design Flash ADC. Different architectures of comparators are designed to build 4 bit Flash ADC. Dynamic characteristics of the converter are analyzed and its performance is compared with different comparator architecture. Design of these circuit use gpdk 180nm technology in cadence tool and simulated using SPECTRE.

References
  1. Pradeep Kumar, Amit Kolhe, 2011" Design & Implementation of Low Power 3-bitFlash ADC in 0. 18?m CMOS", International Journal of Soft Computing and Engineering (IJSCE) ISSN: 2231-2307, Volume-1, Issue-5.
  2. P. Rajeswari, R. Ramesh, A. R. Ashwatha 2012," An approach to design Flash Analog to Digital Converter for High Speed and Low power Applications", International Journal of VLSI design & Communication Systems (VLSICS) Vol. 3, No. 2.
  3. M Suresh, Santoshi Sahu, Kiran Sadangi and A K Panda 2009," A Novel Flash Analog-to-Digital Converter Design using Cadence Tool", 978-0-7695-3845-7/09 IEEE computer society
  4. Channakka Lakkannavar, Shrikanth K, Kalmeshwar. N, (2012)" Design implementation and analysis of Flash ADC architecture with differential amplifier as comparator using CD approach", International Journal of Electronics Signals and Systems (IJESS) ISSN: 2231- 5969, Vol-1 Iss-3.
  5. Rahul Moud,D. B. Ojha, 2012" Design of Chip for Flash ADC application of MCML in 180nm Technology", Journal of Computing Technologies ISSN 2278 – 3814,volume1.
  6. Chia-Nan Yeh and Yen-Tai Lai 2008, "A Novel Flash Analog- to-Digital Converter," 978-1-4244-1684-4/08 © IEEE.
  7. Mingzhen Wang, 2007" High-Speed Low-Power Cmos Flash Analog-To-Digital Converter For Wideband Communication System-On-A-Chip", Ph. D Thesis, Wright State University.
  8. Shubhara Yewale, Radheshyam Gamad, 2012" Design of Low Power and High Speed CMOS Comparator for A/D Converter Application", Wireless Engineering and Technology, , 3, 90-95
  9. Vipul Katyal, 2008" Low power high speed and high accuracy design methodologies for Pipeline Analog-to-Digital converters", Ph. D Thesis, Iowa State University.
  10. H. Gupta and B. Ghosh, 2012" Analog Circuits Design Using Ant Colony Optimization", IJECCT, Vol. 2 (3)
  11. HeungJun Jeon," Low-power high-speed low-offset fully dynamic CMOS latched comparator", 978-1-4244-6682-5, 2010, IEEE conference publications.
  12. R. Jacob Baker, Harry W. Li, David E. Boyce, "CMOS Circuit Design Layout and Simulation," ISBN 0-7803- 3416-7, IEEE Press, 445 Hose Lane, P. O. Box 1331, NJ08855-1331 USA
  13. P. E. Allen & D. R. Holberg, "CMOS Analog Circuit Design, Second Edition", Oxford University Press.
Index Terms

Computer Science
Information Sciences

Keywords

Flash Adc Cmos Comparator Open Loop Comparator Latched Comparator